Renesas Renasas Single-Chip Microcomputer SH7086 Uživatelský manuál Strana 45

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 308
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 44
27
Chapter 2 Addressing Modes
20-bit absolute
abs20
abs20
dsp:20[A0]
dsp:20[A1]
Address register relative with
20-bit displacement
address
A0
LDE, STE instructions
JMPI, JSRI instructions
PC
address
Register
A0 / A1
dsp
dsp
32-bit address register indirect
address
A0
A1
address-L
b16 b15 b0
b31
address-H
[A1A0]
The address indicated by 32 concat-
enated bits of address registers (A0
and A1) constitutes the effective
address to be operated on.
However, if the concatenated register
value exceeds FFFFF16, the bits
above bit 21 are ignored.
This addressing can be used in LDE
and STE instructions.
Memory
Memory
Memory
Memory
Register
Register
2.4 Special Instruction Addressing
The value indicated by abs20 constitutes
the effective address to be operated on.
The effective address range is 0000016 to
FFFFF16.
This addressing can be used in LDE, STE,
JSR, and JMP instructions.
The address indicated by displacement
(dsp) plus the content of address register
(A0/A1)added not including the sign
bitsconstitutes the effective address to
be operated on.
However, if the addition resulted in exceed-
ing FFFFF16, the bits above bit 21 are
ignored, and the address returns to
0000016.
This addressing can be used in LDE, STE,
JMPI, and JSRI instructions.
The following lists the addressing mode and
instruction combinations that can be used.
dsp:20[A0]
LDE, STE, JMPI, and JSRI in-
structions
dsp:20[A1]
JMPI and JSRI instructions
2.4 Special Instruction Addressing
Zobrazit stránku 44
1 2 ... 40 41 42 43 44 45 46 47 48 49 50 ... 307 308

Komentáře k této Příručce

Žádné komentáře